# JW5262N/JW5262NM

Synchronous Step-Down Converter

tions Subject to Change without Notice

## DESCRIPTION

The JW5262N and JW5262NM are monolithic buck switching regulators based on constant on-time (COT) control for fast transient response. Operating with an input range of 2.6V-6.0V, the JW5262N & JW5262NM deliver 2A of continuous output current with integrated P-Channel and N-Channel MOSFETs. The internal synchronous power switches provide high efficiency. At light loads, JW5262N and JW5262NM operate in low frequency to maintain high efficiency.

The JW5262N and JW5262NM guarantee robustness with hiccup output short-circuit protection, start-up current run-away protection and input under voltage lockout, and thermal protection.

The JW5262N and JW5262NM are available in 5-pin SOT23-5 and 6-pin SOT23-6 package, which provides a compact solution with minimal external components.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered

Trademarks of Joulwatt Technology Co., Ltd.

## **FEATURES**

(R)

- 2.6V to 6.0V Operating Input Range
- Up to 2A Output Current
- Up to 92% Peak Efficiency
- PFM Mode at Light Load
- Internal Soft-start
- 1.5MHz Switching Frequency
- Input Under Voltage Lockout
- Current Run-away Protection
- Short Circuit Protection
- Thermal Protection
- Available in SOT23-5 and SOT23-6 Package

# **APPLICATIONS**

- 5V or 3.3V Point of Load Conversion
- Set Top Boxes
- Telecom/Networking Systems
- Storage Equipment
- GPU/DDR Power Supply

#### TYPICAL APPLICATION



# ORDER INFORMATION

| DEVICE <sup>1)</sup>                          | PACKAGE | TOP MARKING <sup>2)</sup> | ENVIRONMENTAL <sup>3)</sup> |
|-----------------------------------------------|---------|---------------------------|-----------------------------|
| JW5262NSOTA#TR                                | SOT23-5 | JWTJ □                    | Green                       |
| 5113 <u>2</u> 5 <u>2</u> 115 <u>0</u> 7 m 111 | 30.200  | YW□□□                     | <b>3</b> .00                |
| JW5262NSOTB#TR                                | SOT23-6 | JWTJ□                     | Green                       |
| JW5262N5O1B#1R                                | 30123-0 | YW□□□                     | Green                       |
| DATE 2 C 2 NIA S OT A #T D                    | COT22 F | JWTH□                     | A Croon                     |
| JW5262NMSOTA#TR                               | SOT23-5 | YW□□□                     | Green                       |

#### Notes:



3) All JoulWatt products are packaged with Pb-free and Halogen-free materials and compliant to RoHS standards.

# **DEVICE INFORMATION**

| DEVICE1)        | Operation Mode at light loa | ad Function | Package | MSL  |
|-----------------|-----------------------------|-------------|---------|------|
| JW5262NSOTA#TR  | PFM                         | , U-        | SOT23-5 | MSL1 |
| JW5262NSOTB#TR  | PFM                         | PG          | SOT23-6 | MSL1 |
| JW5262NMSOTA#TR | PFM                         | _           | SOT23-5 | MSL3 |

# **PIN CONFIGURATION**



# **ABSOLUTE MAXIMUM RATING<sup>1)</sup>**

|                                   | 0.3V to 7.0V                                            |
|-----------------------------------|---------------------------------------------------------|
|                                   | 0.3V(-1V for 20ns, -3V for 10ns) to 7.0V(9.5V for 10ns) |
| Lead Temperature                  | 260°C                                                   |
| Storage Temperature               | -65°C to +150°C                                         |
|                                   | 2kV                                                     |
| RECOMMENDED OPERATING             | CONDITIONS <sup>3)</sup>                                |
| Input Voltage V <sub>IN</sub>     | 2.6V to 6.0V                                            |
| Output Voltage V <sub>OUT</sub>   | 0.6V to V <sub>IN</sub> V                               |
| Operating Junction Temperature    | 40°C to 125°C                                           |
| THERMAL PERFORMANCE <sup>4)</sup> | <b>θ</b> JA <b>θ</b> Jc                                 |
| SOT23-5                           | 220110°C/W                                              |
| SOT23-6                           |                                                         |

#### Note:

- 1) Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JW5262N & JW5262NM include thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

VIN=5V,  $T_A$ =25 C, unless otherwise stated.

Advance Information, not production data, subject to change without notice.

| ltem                                             | Symbol                  | Condition                                                                          | Min.  | Тур. | Max.  | Units              |
|--------------------------------------------------|-------------------------|------------------------------------------------------------------------------------|-------|------|-------|--------------------|
| V <sub>IN</sub> Under Voltage Lockout Threshold  | VIN_UVLO                | V <sub>IN</sub> rising                                                             |       | 2.3  | 2.45  | V                  |
| V <sub>IN</sub> Under Voltage Lockout Hysteresis | V <sub>IN_UVLO_HY</sub> | V <sub>IN</sub> falling                                                            |       | 200  |       | mV                 |
| EN Rising Threshold                              | V <sub>EN_H</sub>       | V <sub>EN</sub> rising, FB=0.3V                                                    | 1.1   | 1.2  | 1.3   | V                  |
| EN Falling Threshold                             | V <sub>EN_L</sub>       | V <sub>EN</sub> falling, FB=0.3V                                                   | 0.9   | 1    | 1.1   | V                  |
| EN delay time <sup>5)</sup>                      | tEN_delay               |                                                                                    | 4     | 290  |       | uS                 |
| Shutdown Current                                 | Ishdn                   | V <sub>IN</sub> =6.0V, V <sub>EN</sub> =0V                                         |       | 0.1  | 1     | μΑ                 |
| Quiescent Current                                | lα                      | V <sub>EN</sub> =5V, I <sub>OUT</sub> =0A, V <sub>FB</sub> =V <sub>REF</sub> *105% | )     | 40   | 70    | μA                 |
| Regulated Feedback Voltage                       | $V_{FB}$                | 2.6V <v<sub>IN&lt;6.0V</v<sub>                                                     | 0.594 | 0.6  | 0.606 | V                  |
| Regulated Feedback Voltage                       | <b>V</b> FB             | T <sub>j</sub> =-40 °C~125 °C                                                      | 0.588 | 0.6  | 0.612 | V                  |
| FB Leakage Current                               | I <sub>FB</sub>         | V <sub>FB</sub> =0.7V                                                              |       | _    | 100   | nA                 |
| PFET On Resistance <sup>5)</sup>                 | R <sub>DSON_P</sub>     | 1 1                                                                                |       | 120  |       | mΩ                 |
| NFET On Resistance <sup>5)</sup>                 | R <sub>DSON_N</sub>     |                                                                                    | )     | 90   |       | mΩ                 |
| PFET Leakage Current                             | ILEAK_P                 | $V_{IN}$ =6.0V, $V_{EN}$ =0V, $V_{SW}$ =0V                                         |       |      | 1     | uA                 |
| NFET Leakage Current                             | I <sub>LEAK_N</sub>     | V <sub>IN</sub> =6.0V, V <sub>EN</sub> =0V,<br>V <sub>SW</sub> =6.0V               |       |      | 1     | uA                 |
| PFET Current Limit                               | ILIM_TOP                | 2)                                                                                 |       | 4    |       | Α                  |
| NFET Current Limit                               | Ішм_вот                 |                                                                                    | 2     | 2.5  | 3     | Α                  |
| Switch Frequency                                 | Fsw                     | CCM                                                                                |       | 1.5  |       | MHz                |
| Minimum On Time                                  | T <sub>ON_MIN</sub>     |                                                                                    |       | 100  |       | ns                 |
| Minimum Off Time                                 | T <sub>OFF_MIN</sub>    |                                                                                    |       | 80   |       | ns                 |
| Maximum Duty Cycle <sup>5)</sup>                 | D <sub>MAX</sub>        |                                                                                    |       | 100  |       | %                  |
| Soft-Start Period                                | tss                     | 10% to 90% V <sub>ref</sub>                                                        |       | 1    |       | ms                 |
| Discharge Resistance                             | RDISC                   |                                                                                    |       | 1    |       | $\mathbf{K}\Omega$ |
|                                                  | V <sub>PG_H</sub>       | V <sub>FB</sub> rising, referenced to V <sub>FB</sub> nominal (SOT23-6)            |       | 95%  |       |                    |
| Power Good Threshold                             | V <sub>PG_L</sub>       | V <sub>FB</sub> falling, referenced to V <sub>FB</sub> nominal (SOT23-6)           |       | 90%  |       |                    |
| Power Good Deglitch time                         | T <sub>PG_Delay</sub>   | (SOT23-6)                                                                          |       | 40   |       | us                 |
| Low-level output voltage at PG pin               | V <sub>PG_OL</sub>      | I <sub>PG</sub> = 1 mA (SOT23-6)                                                   |       |      | 0.4   | V                  |
| Thermal Shutdown Threshold <sup>5)</sup>         | T <sub>SHDN</sub>       |                                                                                    |       | 150  |       | $^{\circ}$         |

VIN=5V,  $T_A$ =25 C, unless otherwise stated.

Advance Information, not production data, subject to change without notice.

| ltem                        | Symbol            | Condition | Min. | Тур. | Max. | Units                  |
|-----------------------------|-------------------|-----------|------|------|------|------------------------|
| Thermal Shutdown Hysteresis | T <sub>HYST</sub> |           |      | 20   |      | $^{\circ}\!\mathbb{C}$ |

#### Note:

5) Guaranteed by design.



# **PIN DESCRIPTION**

| Pin<br>SOT23-6 | Pin<br>SOT23-5 | Name | Description                                                                   |
|----------------|----------------|------|-------------------------------------------------------------------------------|
| 1              | 1              | EN   | Drive EN pin high to turn on the regulator and low to turn off the regulator. |
| 2              | 2              | GND  | Ground pin.                                                                   |
| 3              | 3              | 6/1/ | SW is the switching node that supplies power to the output. Connect the       |
| 3              | 3 SW           |      | output LC filter from SW to the output load.                                  |
|                |                |      | Input voltage pin. VIN supplies power to the IC. Connect a 2.6V to 6.0V       |
| 4              | 4 VIN          |      | supply to VIN and bypass VIN to GND with a suitably large capacitor to        |
|                |                |      | eliminate noise on the input to the IC.                                       |
| 5              |                | DC   | Open drain output. Connect a 10KΩ resistor from PG to VIN.                    |
| 5              | 5 PG           |      | If it's not used, leave the pin floating.                                     |
| 6              | 5              | FB   | Output feedback pin. FB senses the output voltage and is regulated by         |
| 0              | o<br>O         | ГВ   | the control loop to 0.6V. Connect a resistive divider at FB.                  |

# **BLOCK DIAGRAM**



## **FUNCTIONAL DESCRIPTION**

The JW5262N and JW5262NM are constant on-time control, synchronous, step-down regulators. They regulate input voltages from 2.6V~6.0V down to an output voltage as low as 0.6V, and are capable of supplying up to 2A of load current.

#### **Constant On-time Control**

The JW5262N and JW5262NM utilize constant on-time control to regulate the output voltage. The output voltage is measured at the FB pin through a resistive voltage divider and the error is amplified by the internal transconductance error amplifier.

Output of the internal error amplifier is compared with the switch current measured internally to control the output current limit.

#### **PFM Mode**

The JW5262N and JW5262NM operate in PFM mode at light load. In PFM mode, switch frequency is continuously controlled in proportion to the load current, i.e. switch frequency decreases when load current drops to boost power efficiency at light load by reducing switch-loss, while switch frequency increases when load current rises, minimizing output voltage ripples.

#### **Shut-Down Mode**

The JW5262N and JW5262NM operate in shut-down mode when voltage at EN pin is driven below 0.4V. In shut-down mode, the entire regulator is off and the supply current consumed by the IC drops below 1uA.

#### **Power Switches**

P-channel and N-channel MOSFET switches are integrated on the JW5262N and JW5262NM

to down convert the input voltage to the regulated output voltage.

# 100% Duty Cycle Low Dropout Operation

The devices offer low input-to-output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. This is particularly useful in battery powered applications to achieve the longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain output regulation, depending on the load current and output voltage can be calculated as:

$$V_{IN MIN} = V_{OUT} + I_{OUT MAX} \times R_{DR}$$

#### Where

V<sub>IN\_MIN</sub> is the minimum input voltage to maintain an output voltage;

I<sub>OUT\_MAX</sub> is the maximum output current;

R<sub>DR</sub> is the high-side MOSFET on-resistance and the inductor conductive resistance in series.

To enter 100% duty cycle mode, when the input voltage gradually approaches the output voltage, the off time of the high-side MOSFET will reach min off time (typically 80ns) and the switching frequency is reduced to maintain output voltage. At this condition, the high-side MOSFET will be forced off when the inductor current reaches 2.3A.

#### **Short Circuit Protection**

When output is shorted to ground, the switching frequency is reduced to prevent the inductor

JW5262N/JW5262NM JoulWatt

current from increasing beyond PFET current limit. If short circuit condition holds for more than 1024 cycles, both PFET and NFET are forced off and can be enabled again after 4ms. This procedure is repeated as long as short circuit condition is not removed.

#### Power Good (SOT23-6)

JW5262N has built in power good (PG) function to indicator whether the output voltage has reached its appropriate level or not. The PG pin goes high impedance once the output is above 95% of the nominal voltage, and is driven low

once the output voltage falls below typically 90% of the nominal voltage. The PG signal can be used for startup sequencing for multiple rails. The PG pin is an open drain output. JW5262N features PG=Low when the device is turned-off due to EN=Low, UVLO and thermal shutdown.

#### **Thermal Protection**

When the temperature of the IC rises above 150°C, it is forced into thermal shut-down. Only when core temperature drops below 130°C can the regulator becomes active again.

# **APPLICATION INFORMATION**

# **Output Voltage Set**

The output voltage is determined by the resistor divider connected at the FB pin, and the voltage ratio is:

$$V_{FB} = V_{OUT} \cdot \frac{R_L}{R_L + R_H}$$

where  $V_{\text{FB}}$  is the feedback voltage and  $V_{\text{OUT}}$  is the output voltage.

Choose  $R_L$  around  $10k\Omega$ , and then  $R_H$  can be calculated by:

$$R_{\rm H} = R_{\rm L} \cdot \left( \frac{V_{\rm OUT}}{0.6} - 1 \right)$$

The following table lists the recommended values.

| Vout (V) | R <sub>L</sub> (kΩ) | R <sub>H</sub> (kΩ) |
|----------|---------------------|---------------------|
| 0.8      | 12                  | 4                   |
| 1        | 30                  | 20                  |
| 1.2      | 10                  | 10                  |
| 1.8      | 10                  | 20                  |
| 3.3      | 11                  | 49.9                |



## **Input Capacitor**

The input capacitor is used to supply the AC input current to the step-down converter and maintaining the DC input voltage. Estimate the RMS current in the input capacitor with:

$$I_{\text{CIN}} = I_{\text{LOAD}} \cdot \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}} \cdot \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)}$$

where  $I_{LOAD}$  is the load current,  $V_{OUT}$  is the output voltage,  $V_{IN}$  is the input voltage.

The input capacitor can be calculated by the following equation when the input ripple voltage is determined.

$$C_{_{IN}} = \frac{I_{_{LOAD}}}{f_{_{S}} \cdot \Delta V_{_{IN}}} \cdot \frac{V_{_{OUT}}}{V_{_{IN}}} \cdot \left(1 - \frac{V_{_{OUT}}}{V_{_{IN}}}\right)$$

where  $C_{IN}$  is the input capacitance value, fs is the switching frequency,  $\Delta V_{IN}$  is the input ripple voltage.

The input capacitor can be electrolytic, tantalum or ceramic. To minimizing the potential noise, a small X5R or X7R ceramic capacitor, i.e.  $0.1\mu F$ , should be placed as close to the IC as possible when using electrolytic capacitors.

10uFx2 ceramic capacitors are recommended in typical application.

## **Output Capacitor**

The output capacitor is required to maintain the DC output voltage, and the capacitance value determines the output ripple voltage. The output voltage ripple can be calculated by:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \cdot L} \cdot \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \cdot \left(R_{\text{ESR}} + \frac{1}{8 \cdot fs \cdot C_{\text{OUT}}}\right)$$

where  $C_{\text{OUT}}$  is the output capacitance value and  $R_{\text{ESR}}$  is the equivalent series resistance value of the output capacitor.

The output capacitor can be low ESR electrolytic, tantalum or ceramic, which lower ESR capacitors get lower output ripple voltage.

The output capacitors also affect the system

stability and transient response, and 22uF ~ 22uFx2 ceramic capacitors are recommended in typical application.

#### **Inductor Selection**

The inductor is used to supply constant current to the output load, and the value determines the ripple current which affect the efficiency and the output voltage ripple. The ripple current is typically allowed to be 30% of the maximum switch current limit, thus the inductance value can be calculated by:

$$L = \frac{V_{OUT}}{f_S \times \Delta I_L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

where VIN is the input voltage, VOUT is the output voltage, fs is the switching frequency, and  $\triangle IL$  is the peak-to-peak inductor ripple current.

## **PCB Layout Guidelines**

For minimum noise problem and best operating performance, the PCB is preferred to following the guidelines as reference.

- Place the input decoupling capacitor as close to JW5262N or JW5262NM (V<sub>IN</sub> pin and GND) as possible to eliminate noise at the input pin. The loop area formed by input capacitor and GND must be minimized.
- 2. Put the feedback trace as short as possible, and far away from the inductor and noisy power traces like SW node.
- 3. The ground plane on the PCB should be as large as possible for better heat dissipation.
- 4. Keep the switching node SW short to prevent excessive capacitive coupling.
- 5. Make V<sub>IN</sub>, V<sub>OUT</sub> and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.

#### SOT23-6:



**PCB Layout Recommendation** 

# TAPE AND REEL INFORMATION



JW5262N/JW5262NM

Carrier Tape UNIT: mm





**JoulWatt** 



SECTION A-A

- Note:

  1) The carrier type is black, and colorless transparent.
  - 2) Carrier camber is within 1mm in 100mm.
  - 3) 10 pocket hole pitch cumulative tolerance:±0.20.
  - 4) All dimensions are in mm.

| Daalaasa   | Tape dimensions (mm) |         |         |          |          |         |          |          |           |         |          |          |
|------------|----------------------|---------|---------|----------|----------|---------|----------|----------|-----------|---------|----------|----------|
| Package    | P0                   | P2      | P1      | A0       | В0       | W       | Т        | K0       | Ф1        | Ф2      | Е        | F        |
| SOT23-5(6) | 4.0±0.1              | 2.0±0.1 | 4.0±0.1 | 3.23±0.2 | 3.13±0.3 | 8.0±0.3 | 0.25±0.2 | 1.37±0.2 | 1.55±0.15 | 1.00min | 1.75±0.1 | 3.50±0.1 |

# **PACKAGE OUTLINE**





# **IMPORTANT NOTICE**

- Joulwatt Technology Co.,Ltd reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Co.,Ltd does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- JOULWATT TECHNOLOGY CO.,LTD PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, SAFETY INFORMATION AND OTHER RESOURCES, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

701,975 CO

Copyright © 2022 JoulWatt

All rights are reserved by Joulwatt Technology Co.,Ltd